Analog Integrated System Design. lec 7: Basics of Sample and Hold Ciralits. Page 1

(1) Sampling.

1 Converts a Continous time Signal to a discrete time Signal this results a Sequence of numbers (Samples)

His results a Sequence or number 2 Sampling Instants are defined by clk Sig fs which Controls an electronic Switch.

The Sampled Signal is stored as a Voltage of the Conscillar.

Conscillar.



2) Track and Hold

1 What We implement practically is a TIH not a SIH

Switch closed (ON): track

Switch open (off): Hold.

2 although We refere to this Circuit as a SIH The want to implement a real SIH we should Place ENO TIH Circuits on Series.



(3) Tracking Band Width.

1 Nos techonology 75 naturally Suitable for Implementing TIH

2 the low pass network determines the Eracking BW wich determines how promptly Yout follow Vin

3 Single dependent on Ron -> Signal dependent TBW U.n o Monte distortion (i) not a Concern of TBW 78
Sufficiently Large (TBW >> fin)

Un o Rs Ron Tont

Ron = u Cox (1 (VDO - VTH = V)) ]





(1) Bottom plate Sampling.

- add another Switch

at the bottom plate

- the new switch

Charge Typection Ts

Independent of Van



- -> No mon-linear error -> no distortion

  -> Necessary For more than 8-bit resolution
- When the main switch turns from on -> off the bottom plate switch will be already turned off . no pass for Det to the Chold
- note the Change of bottom plate switch not depend on Vin

(B) Titl omors (D)

I Aperture delay: 75 the delay At between Toold Command and Wold action.

> of VGS = O - Vinput on the Vin > Um -> On

on d > Unt + Vin >on

or device switch depends on Vi A 1

The delay Variation

2 Aporture Jiter 75 the random Variation 7 n At. 76 Causes Sample moment to Shift position

(13) Transimission Grate (TG1)

! Pon (Tow) depends on Vin -> Can be reduced by using TG

which may be Indis pensable for low Voltage operation.

but deby mismatch between elk and elk Cause distortion



Bootstrapping Principle.

1 Pros. UGS = Const = UDD Pros Ron Variation With Un to bother Linearity
No meed for The avoid PHOS longe Cap

USE Smaller NHOS Switch Tess CH loading.

2 Conspt; Instead of Inserting to directly on Switch we use Charged Cap with Upp and Connect at between 8 and Go of the Switch. Ugs = Voo = Gost + Jella)

# Bootstrapping Example (1)







07: S/H Circuits

[Y. Chiu, EECT 7327, UTD] 20

## Bootstrapping Example (2)

 $\Box$  Track mode:  $\Phi = 1$ 





 $f \square$  Charge pump to drive the NMOS switch with  $V_G > V_{DD}$ 



## Jitter vs Phase Noise (1)



Variations in time (jitter) is equivalent to variations in phase (phase noise)

$$V_{s} = V_{o} \sin(\omega_{s}t) = V_{o} \sin(\theta)$$

$$\theta = \omega_{s}t = 2\pi f_{s}t$$

$$\frac{\theta}{2\pi} = \frac{t}{T_{s}}$$

$$\frac{\Delta \theta}{2\pi} = \frac{\Delta t}{T_{s}}$$

$$\frac{\sigma_{\theta,rms}}{2\pi} = \frac{\sigma_{t,rms}}{T_{s}}$$

07: S/H Circuits

24

### Jitter vs Phase Noise (2)

- Jitter in time domain is equivalent to Phase Noise in frequency domain.
- ☐ Jitter terminology usually used in sampled systems.
- ☐ Phase noise terminology usually used in RF systems.
  - Noise density is measured at an offset  $(f_m)$  w.r.t. the carrier frequency.
- BPF can reduce jitter levels to around 0.1 psrms.





07: S/H Circuits

[M. Pelgrom, 2017] 25

### Jitter Limited SNR (1)

- ☐ Timing variations means amplitude variations
- ☐ Jitter limits the max attainable SNR

$$A(nT_s + \Delta t(t)) = \hat{A}\sin(\omega \times (nT_s + \Delta t(t)))$$

$$\Delta A(nT_s) = \frac{d\hat{A}\sin(\omega t)}{dt} \times \Delta t(nT_s) = \omega \hat{A}\cos(\omega nT_s)\Delta t(nT_s) \qquad \mathbf{A(t)}$$

$$\sigma_A^2(nT_s) = \left(\frac{dA(nT_s)}{dt}\right)^2 \sigma_t^2 = \omega^2 \hat{A}^2 \cos^2(\omega nT_s)\sigma_t^2$$

$$\mathbf{A(t)}$$

$$\mathbf{A(t)}$$

$$\Delta \mathbf{A(t)}$$

$$\sigma_A^2 = \frac{\omega^2 \hat{A}^2 \sigma_t^2}{2}$$

$$SNR = \frac{P_{\text{signal}}}{P_{\text{jitter}}} = \frac{\widehat{A}^2/2}{\sigma_A^2} = \left(\frac{1}{\omega\sigma_t}\right)^2 = \left(\frac{1}{2\pi f \sigma_t}\right)^2 \implies SNR = \frac{P_{\text{signal}}}{P_{\text{jitter}}} = \frac{\widehat{A}^2/2}{\sigma_A^2} = \left(\frac{1}{\omega\sigma_t}\right)^2 = \left(\frac{1}{2\pi f \sigma_t}\right)^2 \implies SNR = \frac{P_{\text{signal}}}{P_{\text{jitter}}} = \frac{\widehat{A}^2/2}{\sigma_A^2} = \left(\frac{1}{\omega\sigma_t}\right)^2 = \left(\frac{1}{2\pi f \sigma_t}\right)^2 \implies SNR = \frac{1}{2\pi f \sigma_t}$$